# **FUJITSU** MICROELECTRONICS # MOS 16,384-BIT DYNAMIC RANDOM ACCESS MEMORY #### DESCRIPTION The Fujitsu MB8116 is a fully decoded dynamic NMOS random access memory organized as 16.384 one-bit words. The design is optimized for high speed, high performance applications such as mainframe memory, buffer memory, peripheral storage and environments where low power dissipation and compact layout are required. Multiplexed row and column address inputs permit the MB8116 to be housed in a standard 16-pin DIP. Pin-outs conform to the accepted industry standard. **FEATURES** - 16,384 x 1 RAM, 16 pin package - · Silicon-gate, double-poly NMOS, single transistor cell - · Row access time: 200 ns max. (MB8116E) 150 ns max. (MB8116H) - Cycle time: 375 ns min. - Low power 462mW active. 20 mW standby (max.) - #10% tolerance on + 12V, ±5V supplies - · All inputs TTL compatible, low capacitive load The MB8116 is fabricated using silicon-gate NMOS and Fujitsu's advanced Double-Layer Polysilicon process. This process, coupled with single-transistor memory storage cells, permits maximum circuit density and minimal chip size. Dynamic circuitry is employed in the design, including the sense amplifiers. Clock timing requirements are non-critical, and power supply tolerances are 10%. All inputs are TTL compatible; the output is three-state TTL. - Three-state TTL compatible output - "Gated" CAS - 128 refresh cycles - Common I/O capability using "Early Write" operation - Output unlatched at cycle end allows extended page boundary and two-dimensional chip select - Read-Modify-Write, RAS-only refresh, and Page-Mode capability - On-chip latches for Addresses and Data-in - Compatible with MK4116 CERDIP PACKAGE **DIP-16C-C03** PLASTIC PACKAGE DIP-16P-M01 #### PIN ASSIGNMENT This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. # ABSOLUTE MAXIMUM RATINGS (see Note) | Rating Voltage of any pin relative to V <sub>BB</sub> | | Symbol | Value | Unit | | |----------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------|----------------------------|------|--| | | | V <sub>IN</sub> , V <sub>OUT</sub> | -0.5 to +20<br>-0.5 to +15 | V | | | Voltage on V <sub>DD</sub> , V <sub>CC</sub> supplies relative to V <sub>SS</sub> $V_{BB}V_{SS} (V_{DD}V_{SS} > 0V)$ | | V <sub>DD</sub> , V <sub>CC</sub> | 0 | V | | | Storage Temperature | Cerdip<br>Plastic | T <sub>stg</sub> | -55 to +150<br>-40 to +125 | *C | | | Power Dissipation Short circuit output current | | P <sub>D</sub> | 1.0<br>50 | mA | | # RECOMMENDED OPERATING CONDITIONS (Referenced to V<sub>SS</sub>) | Parameter | NOTES | Symbol | Min | Тур | Max | Unit | Operating Temperature | |-------------------------------|---------------|-----------------|-------|-------|-------|------|-----------------------| | Supply Voltage | 1 | V <sub>DD</sub> | 10.8 | 12.0 | 13.2 | ٧ | | | Supply voltage | 11 2 | Vcc | 4.5 | 5.0 | 5.5 | ٧ | | | | | V <sub>SS</sub> | 0 | 0 | 0 | V | | | | <u>-</u> | V <sub>BB</sub> | - 4.5 | - 5.0 | - 5.5 | V | 0°C to +70°C ✓ | | Input High Voltage RAS, CAS | 5.WE 1 | VIHC | 2.7 | | 6.5 | ٧ | | | Input High Voltage except R | AS, CAS, WE 1 | V <sub>IH</sub> | 2.4 | | 6.5 | V | | | Input Low Voltage, all inputs | | VIL | - 1.0 | | 0.8 | ٧ | | # STATIC CHARACTERISTICS (Recommended operating conditions unless otherwise noted.) | Parameter NO | TES | Symbol | Min | Max | Units | |----------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------|-----|------------|----------| | OPERATING CURRENT Average power supply current RAS, CAS cycling;tRC | = min) | I <sub>DD1</sub> | _ | 35<br>300 | mA<br>μA | | STANDBY CURRENT Power supply current (RAS = CAS = VIHC) | | I <sub>DD2</sub> | _ | 1.5<br>100 | mA<br>μA | | REFRESH CURRENT | - | I <sub>DD3</sub> | _ | 25 | mA | | Average power supply current (RAS cycling, CAS = V <sub>IHC</sub> ; t <sub>RC</sub> = min) | | I <sub>BB3</sub> | _ | 300 | μΑ | | PAGE MODE CURRENT | | I <sub>DD4</sub> | - | 27 | mA | | Average power supply current (RAS = V <sub>IL</sub> , CAS cycling; t <sub>PC</sub> = 225ns) | | I <sub>BB4</sub> | _ | 300 | μА | | V <sub>CC</sub> POWER SUPPLY CURRENT<br>(Data out is disabled) | 3 | lcc | -10 | 10 | μΑ | | INPUT LEAKAGE CURRENT Input leakage current, any input $(V_{BB} = -5V, 0V \le V_{II})$ all other pins not under test = 0V) | <sub>N</sub> ≤ 7V, | lıL | 10 | 10 | μΑ | | OUTPUT LEAKAGE CURRENT<br>(Data out is disabled, 0V ≤ V <sub>OUT</sub> ≤ 5.5V) | | loL | -10 | 10 | μΑ | | OUTPUT LEVELS Output high voltage ( $I_{OH} = -5mA$ ) Output low voltage ( $I_{OL} = 4.2mA$ ) | | V <sub>OH</sub><br>V <sub>OL</sub> | 2.4 | 0.4 | V<br>V | Notes: 1. All voltages are reference to $V_{SS}$ . Output voltage will swing from V<sub>SS</sub> to V<sub>CC</sub> when activated with no current loading. For purposes of maintaining data in the standby mode, V<sub>CC</sub> may be reduced to V<sub>SS</sub> without affecting refresh operations or data retention. However, the V<sub>OH</sub>(min) specification is not guaranteed in this mode. <sup>3.</sup> When Data out is enabled, V<sub>CC</sub> power supply current depends upon output loading; V<sub>CC</sub> is connected to the output buffer #### CAPACITANCE $(T_A = 25 °C)$ | Parameter | Symbol | Тур | Max | Unit | |---------------------------------------------------------------------|------------------|-----|-----|------| | Input Capacitance A <sub>0</sub> ~ A <sub>6</sub> , D <sub>IN</sub> | C <sub>IN1</sub> | | 5 | pF | | Input Capacitance RAS, CAS, WE | C <sub>IN2</sub> | _ | 10 | pF | | Output Capacitance Dout | Cout | _ | 7 | pF | # DYNAMIC CHARACTERISTICS NOTES 4, 5, 6 (Recommended Operating Conditions unless otherwise noted.) | | Symbol | MB8116E | | MB8116H | | | |--------------------------------------------|------------------|---------|----------|---------|-------|-------| | Parameter NOTES | | Min | Max | Min | Max | Units | | Time between Refresh | tREF | _ | 2 | | (2/ | ms | | Random Read/Write Cycle Time | t <sub>RC</sub> | 375 | | 375 | | ns | | Read-Write Cycle Time | tRWC | 375 | _ | 375 | | ns | | Page Mode Cycle Time | t <sub>PC</sub> | 225 | _ | 170 | | ns | | Access Time from RAS 7 9 | t <sub>RAC</sub> | | 200√ | | 150 √ | ns | | Access Time from CAS 8 9 | tCAC | | 135 | | 100 | ns | | Output Buffer Turn Off Delay | toff | 0 | 50 | 0 | 50 | ns | | Transition Time | t <sub>T</sub> | 3 | 50 | 3 | 35 | ns | | RAS Precharge Time | t <sub>RP</sub> | 120 | | 100 | | ns | | RAS Pulse Width | tRAS | 200 | 32000 | 150 | 32000 | ns | | RAS Hold Time | t <sub>RSH</sub> | 135 | | 100 | | ns | | CAS Precharge Time | t <sub>CP</sub> | 80 | | 60 | | ns | | CAS Pulse Width | t <sub>CAS</sub> | 135 | 10000 | 100 | 10000 | ns | | CAS Hold Time | t <sub>CSH</sub> | 200 | | 150 | | ns | | RAS to CAS Delay Time 10 | tRCD | 30 | 65 | 25 | 50 | ns | | CAS to RAS Precharge Time | tCRP | -20 | | -20 | | ns | | Row Address Set Up Time | tASR | 0 | _ | 0 | | ns | | Row Address Hold Time | tRAH | 25 | | 20 | | ns | | Column Address Set Up Time | tASC | -5 | | -5 | _ | ns | | Column Address Hold Time | t <sub>CAH</sub> | 55 | | 45 | _ | ns | | Column Address Hold Time Referenced to RAS | t <sub>AR</sub> | 120 | | 95 | _ | ns | | Read Command Set Up Time | t <sub>RCS</sub> | 0 | | 0 | | ns | | Read Command Hold Time | tRCH | 10 | | 10 | | ns | | Write Command Set Up Time [11] | twcs | -10 | | -10 | _ | ns | | Write Command Hold Time | twch | 55 | _ | 45 | _ | ns | | Write Command Hold Time Referenced to RAS | twcr | 120 | _ | 95 | | ns | | Write Command Pulse Width | t <sub>WP</sub> | 55 | _ | 45 | | ns | | Write Command to RAS Lead Time | t <sub>RWL</sub> | 80 | | 60 | | ns | | Write Command to CAS Lead Time | t <sub>CWL</sub> | . 80 | | 60 | _ | ns | | Data In Set Up Time | t <sub>DS</sub> | 0 | _ | 0 | | ns | | Data In Hold Time | t <sub>DH</sub> | 55 | <u> </u> | 45 | | ns | | Data In Hold Time Referenced to RAS | t <sub>DHR</sub> | 120 | | 95 | | ns | | CAS to WE Delay | t <sub>CWD</sub> | 95 | | 70 | | ns | | RAS to WE Delay 11 | tRWD | 160 | _ | 120 | | ns | Notes: 4. Several cycles are required after power up before proper device operation is achieved. Any 8 cycles which perform refresh are adequate for this purpose. - 5. Dynamic measurements assume $t_T = 5ns$ . - 6. V<sub>IHC</sub>(min) or V<sub>IH</sub>(min) and V<sub>IL</sub>(max) are reference levels for measuring timing of input signals. Also, transition times are measured between VIHC or VIH and VIL. - Assumes that t<sub>RCD</sub> ≤ t<sub>RCD</sub>(max). If t<sub>RCD</sub> is greater than the maximum recommended value shown in this table, t<sub>RAC</sub> will increase by the amount that t<sub>RCD</sub> exceeds the value shown. - 8. Assumes that $t_{RCD} \ge t_{RCD}(max)$ . - 9. Measured with a load equivalent to 2 TTL loads and 100pF. - 10. Operation within the t<sub>RCD</sub>(max) limit insures that t<sub>RCD</sub>(max) can be met. t<sub>RCD</sub>(max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub>(max) limit, then access time is controlled exclusively by t<sub>CAC</sub>. - 11. I<sub>WCS</sub>, t<sub>CWD</sub> and t<sub>RWD</sub> are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If t<sub>WCS</sub> ≥ t<sub>WCS</sub>(min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout entire cycle. - If $t_{CWD} \ge t_{CWD}$ (min) and $t_{RWD} \ge t_{RWD}$ (min), the cycle is a read-write cycle and data out will contain data read from the selected cell. If neither of the above sets of conditions is satisfied the condition of the data out is indeterminate. #### TIMING DIAGRAMS #### READ CYCLE #### TIMING DIAGRAMS (Continued) #### PAGE-MODE WRITE CYCLE #### DESCRIPTION #### **Address Inputs:** A total of fourteen binary input address bits are required to decode any one of 16,384 storage cell locations within the MB8116. Seven row-address bits are established on the input pins (An through A<sub>6</sub>) and latched with the Row Address Strobe (RAS). The seven column-address bits are established on the input pins and latched with the Column Address Strobe (CAS). All input addresses must be stable on or before the falling edge of RAS. CAS is internally inhibited (or "gated") by RAS to permit triggering of CAS as soon as the Row Address Hold Time (t<sub>RAH</sub>) specification has been satisfied and the address inputs have been changed from row-addresses to column-addresses. #### Write Enable: The read mode or write mode is selected with the WE input. A logic high (1) on WE dictates read mode; logic low (0) dictates write mode. Data input is disabled when read mode is selected. WE can be driven by standard TTL circuits without a pull-up resistor. #### **Data Input:** Data is written into the MB8116 during a write or read-write cycle. The last falling edge of WE or CAS is a strobe for the Data In (D<sub>IN</sub>) register. In a write cycle, if WE is brought low (write mode) before CAS, D<sub>IN</sub> is strobed by CAS, and the set-up and hold times are referenced to CAS. In a read-write cycle, WE will be delayed until CAS has made its negative transition. Thus D<sub>IN</sub> is strobed by WE, and set-up and hold times are referenced to WE. #### **Data Output:** The output buffer is three-state TTL compatible with a fan-out of two standard TTL loads. Data-out is the same polarity as data-in. The output is in a high impedance state until CAS is brought low. In a read cycle, or a read-write cycle, the output is valid after trace from transition of RAS when trace (max) is satisfied, or after trace from transition of CAS when the transition occurs after trace (max). Data remains valid until CAS is returned to a high level. In a write cycle the identical sequence occurs, but data is not valid. #### Page-Mode: Page-mode operation permits strobing the row-address into the MB8116 while maintaining RAS at a logic low (0) throughout all successive memory operations in which the row address doesn't change. Thus the power dissipated by the negative going edge of RAS is saved. Futher, access and cycle times are decreased because the time normally required to strobe a new row-address is eliminated. #### Refresh: Refresh of the dynamic memory cells is accomplished by performing a memory cycle at each of the 128 row-address at least every two milli-seconds. Any operation in which RAS transits accomplishes refresh. RAS-only refresh avoids any output during refresh because the output buffer is in the high impedance state unless CAS is brought low. Strobing each of the 128 row-addresses with RAS will cause all bits in each row to be refreshed. RASonly refresh results in a substanial reduction in power dissipation. #### **Power Considerations:** The output buffer of the MB8116 can be powered via VCC from the supply voltage (normally 5 volts) to which the memory is interfaced. In standby operation, VCC may be removed without affecting refresh. Thus standby power is conserved because all the power supplies for the peripheral circuitry with the exception of RAS timing and refresh address is turned off. Most of the MB8116 circuitry, including sense amplifiers, is dynamic, and most of the power drain comes from an address strobe (RAS or CAS) edge. Thus, dynamic power dissipation depends mostly on operating frequency. #### Power Up: No particular supply sequencing is required for the MB8116. However, absolute maximum ratings must be adhered to. Thus, VBB should be turned on first and turned off last, and VDD is turned on. After power is applied, several cycles are required before proper operation is assured. About eight refresh cycles should be sufficient to accomplish this. #### **Current Waveforms** **NOTE:** $V_{DD} = 13.2V$ , $V_{BB} = -4.5V$ , $T_A = 25$ °C #### TYPICAL CHARACTERISTICS CURVES