Data sheet acquired from Harris Semiconductor SCHS054C – Revised September 2003 # CD4069UB Types #### **CMOS Hex Inverter** High-Voltage Types (20-Volt Rating) CD4069UB types consist of six CMOS inverter circuits. These devices are intended for all general-purpose inverter applications where the medium-power TTL-drive and logic-level-conversion capabilities of circuits such as the CD4009 and CD4049 Hex Inverter/Buffers are not required. The CD4069UB-Series types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes). #### Features: - Standardized symmetrical output characteristics - Medium Speed Operation—tpHL,tpLH=30 ns (typ.) at 10 V - 100% tested for quiescent current at 20 V - Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C - Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices" #### Applications: - Logic inversion - Pulse shaping - Oscillators - High-input-impedance amplifiers CD4069UB **FUNCTIONAL DIAGRAM** Fig. 1 — Minimum and maximum voltage transfer characteristics. #### RECOMMENDED OPERATING CONDITIONS MAXIMUM RATINGS, Absolute-Maximum Values: For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges: | CHARACTERISTIC | LII | UNITS | | |-----------------------------------------------------------------|------|-------|---| | | Min. | Max. | | | Supply Voltage Range (For TA=Full Package<br>Temperature Range) | 3 | 18 | V | # DC SUPPLY-VOLTAGE RANGE, $(V_{DD})$ Voltages referenced to $V_{SS}$ Terminal) -0.5V to +20V INPUT VOLTAGE RANGE, ALL INPUTS -0.5V to $V_{DD}$ +0.5V DC INPUT CURRENT, ANY ONE INPUT +10mA POWER DISSIPATION PER PACKAGE $(P_D)$ : For $T_A = -55^{\circ}C$ to +100°C For $T_A = +100^{\circ}C$ to +125°C Derate Linearity at $12mW/^{\circ}C$ to 200mWDEVICE DISSIPATION PER OUTPUT TRANSISTOR FOR $T_A = FULL$ PACKAGE-TEMPERATURE RANGE (All Package Types) 100mW OPERATING-TEMPERATURE RANGE $(T_A)$ -55°C to +125°C STORAGE TEMPERATURE RANGE $(T_{Stg})$ -65°C to +150°C LEAD TEMPERATURE (DURING SOLDERING): At distance 1/16 ± 1/32 inch $(1.59 \pm 0.79mm)$ from case for 10s max +265°C Fig. 2 — Typical voltage transfer characteristics as a function of temperature. # DYNAMIC ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C; Input $t_{\gamma}$ , $t_{\gamma}$ = 20 ns, C<sub>L</sub> = 50 pF, R<sub>L</sub> = 200 K $\Omega$ | | | CONDITIONS | LII | | | |-------------------------|-------------------------------------|-----------------|------|-------|----| | CHARACTERISTIC | | V <sub>DD</sub> | | UNITS | | | | | v | Typ. | Max. | | | | | 5 | 55 | 110 | | | Propagation Delay Time: | t= t= | 10 | 30 | 60 | ns | | | <sup>t</sup> PLH <sup>, t</sup> PHL | 15 | 25 | 50 | 1 | | | | 5 | 100 | 200 | | | Transition Time; | tTHL, tTLH | 10 | 50 | 100 | ns | | | | 15 | 40 | 80 | ] | | Input Capacitance; | CIN | Any Input | 10 | 15 | ρF | | | | 1 | 1 | I | ı | Fig. 3 — Typical current and voltage transfer characteristics. #### CD4069UB Types #### STATIC ELECTRICAL CHARACTERISTICS | CHARACTER- | CONI | DITION | VS . | LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | | | |---------------------------|------|--------|------|---------------------------------------|-------|-------|-------|-------|-------------------|------|----------|--| | ISTIC | Vo | VIN | VDD | | | | | | +25 | | UNITS | | | | (V) | (V) | (V) | 55 | -40 | +85 | +125 | Min. | Тур. | Max. | <u> </u> | | | Quiescent Device | | 0,5 | 5 | 0.25 | 0.25 | 7.5 | 7.5 | - | 0.01 | 0.25 | | | | Current, | | 0,10 | 10 | 0.5 | 0.5 | 15 | 15 | - | 0.01 | 0.5 | | | | IDD Max. | | 0,15 | 15 | 1 | 1 | 30 | 30 | | 0.01 | 1 | μΑ | | | | _ | 0,20 | 20 | 5 | 5 | 150 | 150 | _ | 0.02 | 5 | | | | Output Low | 0.4 | 0,5 | 5 | 0.64 | 0.61 | 0.42 | 0.36 | 0.51 | 1 | - | | | | (Sink) Current | 0.5 | 0,10 | 10 | 1.6 | 1.5 | 1.1 | 0.9 | 1.3 | 2.6 | | | | | IOF Win: | 1.5 | 0,15 | 15 | 4.2 | 4 | 2.8 | 2.4 | 3 4 | 6.8 | _ | | | | Output High | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1 | - | mA | | | (Source) | 2.5 | 0,5 | 5 | -2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | - | | | | Current,<br>IOH Min. | 9.5 | 0,10 | 10 | -1.6 | -1.5 | -1.1 | -0.9 | -1.3 | -2.6 | _ | | | | | 13.5 | .0,15 | 15 | -4.2 | -4 | -2.8 | -2.4 | -3.4 | -6.8 | - | | | | Output Voltage: | _ | 5 | 5 | | 0 | .05 | | _ | 0 | 0.05 | | | | Low-Level,<br>VOL Max. | | 10 | 10 | | 0 | .05 | | _ | -0 | 0.05 | | | | VOL WAX. | . – | 15 | 15 | | 0 | .05 | | | 0. | 0.05 | V | | | Output Voltage: | | 0 | 5 | | 4 | 95 | 5 | - | V | | | | | High-Level, | | 0 | 10 | | 9 | 95 | | 9.95 | 10 | - | | | | VOH Min. | _ | 0 | 15 | | 14 | .95 | | 14.95 | 15 | _ | | | | Input Low | 4.5 | _ | 5 | | , | ı | | _ | _ | 1 | | | | Voltage, | 9 | | 10 | | | 2 | | | _ | 2 | | | | VIL Max. | 13.5 | _ | 15 | | . 2 | .5 | | | - | 2.5 | | | | Input High | 0.5 | _ | 5 | · | | 4 | | 4 | | | V | | | Voltage, | 11 | - | 10 | | | 8 | | 8 | - | | | | | VIH Min. | 1.5 | - | 15 | | 12 | .5 | | 12.5 | _ | _ | | | | Input Current<br>IJN Max. | | 0,18 | 18 | ±0.1 | ±0.1 | ±1 | ±1 | _ | ±10 <sup>-5</sup> | ±0.1 | μΑ | | Fig. 6 - Schematic diagram of one of six identical inverters. Fig. 9 — Minimum output high (source) current characteristics. Fig. 7 - CD4069UB terminal assignment. Fig. 10 — Typical propagation delay time vs. load capacitance. Fig. 4 – Typical output low (sink) current characteristics. Fig. 5 = Minimum output low (sink) current characteristics. Fig. 8 — Typical output high (source) current characteristics. Fig. 11 — Typical propagation delay time vs. supply voltage. #### CD4069UB Types Fig. 12 - Typical transition time vs. load capacitance. Fig. 13 — Typical dynamic power dissipation vs. frequency. Fig. 14 - Variation of normalized propagation delay time ( $t_{PHL}$ and $t_{PLH}$ ) with supply voltage. Fig. 15 - Quiescent device current test circuit. Fig. 16 - Noise immunity test circuit. Fig. 17 - Input leakage current test circuit. # . } 200 ⊮¤ Fig. 18 - Dynamic electrical characteristics test circuit and waveforms. Fig. 19 - Typical crystal oscillator circuit. Fig. 20 - High-input impedance amplifier. Fig. 22 - Input pulse shaping circuit (Schmitt trigger). 92CS - 24440RI Fig. 23 - Dynamic power dissipation test circuit. Dimensions and pad layout for CD4069UBH. Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$ inch). 21-Mar-2013 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|----------|--------------|--------------------|------|-------------|----------------------------|------------------|--------------------|--------------|-------------------|---------| | CD4069UBE | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -55 to 125 | CD4069UBE | Samples | | CD4069UBEE4 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -55 to 125 | CD4069UBE | Samples | | CD4069UBF | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | CD4069UBF | Samples | | CD4069UBF3A | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | CD4069UBF3A | Samples | | CD4069UBM | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4069UBM | Samples | | CD4069UBM96 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4069UBM | Samples | | CD4069UBM96E4 | ACTIVE | SOIC | D | 14 | | TBD | Call TI | Call TI | -55 to 125 | | Samples | | CD4069UBM96G4 | OBSOLETE | SOIC | D | 14 | | TBD | Call TI | Call TI | -55 to 125 | CD4069UBM | | | CD4069UBME4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4069UBM | Samples | | CD4069UBMG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4069UBM | Samples | | CD4069UBMT | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4069UBM | Samples | | CD4069UBMTE4 | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4069UBM | Samples | | CD4069UBMTG4 | ACTIVE | SOIC | D | 14 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4069UBM | Samples | | CD4069UBNSR | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4069UB | Samples | | CD4069UBNSRE4 | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4069UB | Samples | | CD4069UBNSRG4 | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4069UB | Samples | | CD4069UBPW | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM069UB | Samples | | CD4069UBPWE4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM069UB | Samples | www.ti.com 21-Mar-2013 | Orderable Device | Status | Package Type | Package<br>Drawing | | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|--------------------|----|-------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | CD4069UBPWG4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM069UB | Samples | | CD4069UBPWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM069UB | Samples | | CD4069UBPWRE4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM069UB | Samples | | CD4069UBPWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM069UB | Samples | | JM38510/17401BCA | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | JM38510/<br>17401BCA | Samples | | M38510/17401BCA | ACTIVE | CDIP | J | 14 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | JM38510/<br>17401BCA | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>&</sup>lt;sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device. ww.ti.com 21-Mar-2013 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD4069UB, CD4069UB-MIL: Military: CD4069UB-MIL NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications ### PACKAGE MATERIALS INFORMATION 17-Aug-2012 www.ti.com #### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** #### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD4069UBM96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD4069UBMT | SOIC | D | 14 | 250 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD4069UBNSR | so | NS | 14 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | CD4069UBPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 17-Aug-2012 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD4069UBM96 | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | CD4069UBMT | SOIC | D | 14 | 250 | 367.0 | 367.0 | 38.0 | | CD4069UBNSR | SO | NS | 14 | 2000 | 367.0 | 367.0 | 38.0 | | CD4069UBPWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) #### PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### **MECHANICAL DATA** #### NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.