## FOR SYMMETRICAL GENERATION OF COMPLEMENTARY TTL SIGNALS

- Switching Time Skew of the Complementary Outputs is Typically 0.5 ns... Not More than 3 ns at Rated Loading
- Full Fan-Out to 20 High-Level and 10 Low-Level 54/74 Loads
- Active Pull-Down Provides Square Transfer Characteristics

### description

The SN54265 and SN74265 circuits feature complementary outputs from each logic element, which have virtually symmetrical switching time delays from the triggering input. They are designed specifically for use in applications such as:

- Symmetrical clock/clock generators
- Complementary input circuit for decoders and code converters
- Switch debouncing
- Differential line driver

Examples of these four functions are illustrated in the typical application data.

The SN54265 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C; the SN74265 is characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C.

## logic symbol†



<sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

## logic diagrams

ELEMENTS 1 and 4

ELEMENTS 2 and 3



 $Y = \overline{AB} \text{ or } Y = \overline{A} + \overline{B}$  $W = AB \text{ or } W = \overline{A} + \overline{B}$ 

positive logic

 $Y - \overline{A} \quad W - A$ 



NC - No internal connection

### schematics of inputs and outputs





PRODUCTION DATA documents contain information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warrenty. Production processing does not necessarily include testing of all parameters.



# SN54265, SN74265 QUADRUPLE COMPLEMENTARY-OUTPUT ELEMENTS

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)      |         | 7 V              |
|---------------------------------------|---------|------------------|
|                                       |         |                  |
| Operating free-air temperature range: | SN54265 | . ~55°C to 125°C |
|                                       | SN74265 | 0°C to 70°C      |
| Storage temperature range             |         | 65°C to 150°C    |

NOTE 1. Voltage values are with respect to network ground terminal,

### recommended operating conditions

|                                    |     | SN54265 |      |      |     | SN74265 |      |  |
|------------------------------------|-----|---------|------|------|-----|---------|------|--|
|                                    | MIN | NOM     | MAX  | MIN  | MOM | MAX     | UNIT |  |
| Supply voltage, VCC                | 4.5 | 5       | 5.5  | 4.75 | 5   | 5.25    | ٧    |  |
| High-level output current, IOH     |     |         | -800 |      |     | -800    | μΑ   |  |
| Low-level output current, IOL      |     |         | 16   |      |     | 16      | mA   |  |
| Operating free-air temperature, TA | -55 |         | 125  | 0    |     | 70      | °C   |  |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|            | PARAMETER                              | TEST C                 | MIN                     | TYP | MAX | UNIT |     |
|------------|----------------------------------------|------------------------|-------------------------|-----|-----|------|-----|
| Уιн        | High-level input voltage               |                        |                         | 2   |     |      | ٧   |
| VIL        | Low-level input voltage                |                        |                         | 1 - |     | 0.8  | ٧   |
| $v_{iK}$   | Input clamp voltage                    | V <sub>CC</sub> = MIN, | I <sub>I</sub> = -12 mA |     |     | -1,5 | ٧   |
| ۷он        | High-level output voltage              | V <sub>CC</sub> = MIN. | IOH = -800 μA           | 2,4 | 3.4 |      | ٧   |
| VOL        | Low-level output voltage               | VCC = MIN,             | I <sub>OL</sub> = 16 mA |     | 0.2 | 0.4  | V   |
| Ιį         | Input current at maximum input voltage | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 5.5 V  |     |     | 1    | mΑ  |
| ΊΗ         | High-level input current               | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.4 V  |     |     | 40   | μА  |
| h <u>L</u> | Low-level input current                | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 0.4 V_ |     |     | -1.6 | mΑ  |
| IOS Short  | Chart sizouis autous ausses 8          | V May                  | SN54265                 | -20 |     | -57  | _ ^ |
|            | Short-circuit output current§          | V <sub>CC</sub> = MAX, | SN74265                 | 18  |     | -57  | mA  |
| Icc        | Supply current                         | V <sub>CC</sub> = MAX, | See Note 2              |     | 25  | 34   | mA  |

<sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions,

# switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

| PARAMETER®          | FROM<br>(INPUT) | TO (OUTPUT)  | TEST CONDITIONS           | MIN | TYP  | MAX | UNIT |
|---------------------|-----------------|--------------|---------------------------|-----|------|-----|------|
| <sup>t</sup> PLH(W) | (W) A or B W    |              |                           |     | 11.6 | 18  |      |
| tPHL(Y)             | (as applicable) | Y            | D 400 G                   |     | 11.3 | 18  | nş   |
| tPHL(W)             | A or B          | W            | R <sub>L</sub> = 400 Ω,   |     | 9.8  | 18  |      |
| <sup>t</sup> PLH(Y) | (as applicable) | Y            | Cլ = 15 թF,<br>See Note 3 |     | 10.2 | 18  | ns   |
| tPLH(W)—tPHL(Y)     | A or B          | W with       | dee Note d                |     | +0.3 | ±3  |      |
| tPHL(W)-tPLH(Y)     | (as applicable) | respect to Y |                           |     | -0.4 | ±3  | ns   |

 $t_{PLH} = propagation delay time, low-to-high-level output$ 

tpHL ≈ propagation delay time, high-to-low-level output

 $tp_{XX(W)} - tp_{XX(Y)} = Difference in indicated propagation delay times at the W and Y outputs, respectively.$ 

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.



 $<sup>\</sup>ddagger$ All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

Not more than one output should be shorted at a time.

NOTE 2: ICC is measured with all outputs open and all inputs grounded.

# TYPICAL CHARACTERISTICS<sup>†</sup>



## PROPAGATION DELAY TIME DIFFERENCE VS LOAD CAPACITANCE



 $^\dagger$ Data for temperatures below  $0^\circ$ C and above  $70^\circ$ C and for supply voltages below 4.75 V and above 5.25 V are applicable for SN54265 only.



#### TYPICAL APPLICATION DATA



FIGURE A - TYPICAL CLOCK/CLOCK GENERATOR CIRCUIT



FIGURE B - SKEWLESS CLOCK/CLOCK GENERATOR CIRCUIT



FIGURE C - TYPICAL DECODER/CODE CONVERTER



FIGURE D - SYMMETRICAL DECODER/CODE CONVERTER

# TYPICAL APPLICATION DATA



FIGURE E - SWITCH DEBOUNCER



FIGURE F - DIFFERENTIAL LINE DRIVER

7-.lun-2010

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|-------------------------|----------------------|------------------------------|-----------------------------|
| SN54265J         | OBSOLETE   | CDIP         | J                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN74265N         | OBSOLETE   | PDIP         | N                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN74265N3        | OBSOLETE   | PDIP         | N                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SNJ54265J        | OBSOLETE   | CDIP         | J                  | 16   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used betwee the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54265, SN74265:

Catalog: SN74265

Military: SN54265





vw.ti.com 7-Jun-2010

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

## 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.

