Data sheet acquired from Harris Semiconductor SCHS043B – Revised July 2003 # CMOS Micropower Phase-Locked Loop Phase-Locked Loop (PLL) consists of a low-power, linear voltage-controlled oscillator (VCO) and two different phase comparators having a common signal-input amplifier and a common comparator input. A 5.2-V zener diode is provided for supply regulation if necessary. The CD4046B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). #### VCO Section The VCO requires one external capacitor C1 and one or two external resistors (R1 or R1 and R2). Resistor R1 and capacitor C1 determine the frequency range of the VCO and resistor R2 enables the VCO to have a frequency offset if required. The high input impedance (1012 $\Omega$ ) of the VCO simplifies the design of low-pass filters by permitting the designer a wide choice of resistor-tocapacitor ratios. In order not to load the low-pass filter, a source-follower output of the VCO input voltage is provided at terminal 10 (DEMODULATED OUTPUT). If this terminal is used, a load resistor (RS) of 10 $k\boldsymbol{\Omega}$ or more should be connected from this terminal to VSS. If unused this terminal should be left open. The VCO can be connected either directly or through frequency dividers to the comparator input of the phase comparators. A full C'MOS logic swing is available at the output of the VCO and allows direct coupling to frequency dividers such as the RCA-CD4024, CD4018, CD4020, CD4022, CD4029, and CD4059 One or more CD4018 (Presettable Divide-by-N Counter) or CD4029 (Presettable Up/Down Counter), or CD4059A (Programmable Divide-by-"N" Counter), together with the CD4046B (Phase-Locked Loop) can be used to build a micropower low-frequency synthesizer. A logic 0 on the INHIBIT input "enables" the VCO and the source follower, while a logic 1 "turns off" both to minimize stand-by power consump- ## CD4046B Types #### Features: - Very low power consumption: 70 μW (typ.) at VCO f<sub>o</sub> = 10 kHz, V<sub>DD</sub> = 5 V - Operating frequency range up to 1.4 MHz (typ.) at $V_{DD} = 10 \text{ V}$ , RI = 5 k $\Omega$ - Low frequency drift: 0.04%/°C (typ.) at VDD = 10 V - Choice of two phase comparators: Exclusive-OR network (I) Edge-controlled memory network with phase-pulse output for lock indication (II) - High VCO linearity: <1% (typ.) at VDD = 10 V</p> - VCO inhibit control for ON-OFF keying and ultra-low standby power consumption - Source-follower output of VCO control input (Demod. output) - Zener diode to assist supply regulation - Standardized, symmetrical output characteristics - 100% tested for quiescent current at 20 V - 5-V, 10-V, and 15-V parametric ratings - Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices" #### Applications: - FM demodulator and modulator - Frequency synthesis and multiplication - Frequency discriminator - Data synchronization - Voltage-to-frequency conversion - Tone decoding - FSK Modems - **■** Signal conditioning - (See ICAN-6101) "RCA COS/MOS Phase-Locked Loop — A Versatile Building Block for Micropower Digital and Analog Applications" 9203 - 29172 Fig.1 - CMOS phase-locked loop block diagram. .... ## MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, (VDD) | Voltages referenced to VSS Terminal) | 0.5V to +20V | |--------------------------------------------------------------------------|-------------------------------| | INPUT VOLTAGE RANGE, ALL INPUTS | 0.5V to V <sub>DD</sub> +0.5V | | DC INPUT CURRENT, ANY ONE INPUT | ±10mA | | POWER DISSIPATION PER PACKAGE (PD): | | | For T <sub>A</sub> = -55°C to +100°C | 500mW | | For T <sub>A</sub> = +100°C to +125°C | | | DEVICE DISSIPATION PER OUTPUT TRANSISTOR | | | FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package | Types) 100mW | | OPERATING-TEMPERATURE RANGE (TA) | 55°C to +125°C | | STORAGE TEMPERATURE RANGE (Tstg) | 65°C to +150°C | | LEAD TEMPERATURE (DURING SOLDERING): | | | At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s m | ax+265 <sup>o</sup> C | #### Phase Comparators The phase-comparator signal input (terminal 14) can be direct-coupled provided the signal swing is within CMOS logic levels [logic "0" ≤30% (VDD-VSS), logic "1" ≥ 70% (VDD-VSS)]. For smaller swings the signal must be capacitively coupled to the self-biasing amplifier at the signal input. Phase comparator I is an exclusive-OR network; it operates analagously to an overdriven balanced mixer. To maximize the lock range, the signal- and comparator-input frequencies must have a 50% duty cycle. With no signal or noise on the signal input, this phase comparator has an average output voltage equal to VDD/2. The low-pass filter connected to the output of phase comparator RECOMMENDED OPERATING CONDITIONS at $T_A$ = Full Package-Temperature Range For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges: | CHARACTERISTIC | LIN | UNITS | | |--------------------------------------------------------------------------------------|------|-------|-----| | oply-Voltage Range VCO Section:<br>As Fixed Oscillator<br>Phased-Lock-Loop Operation | Min. | Max. | | | Supply-Voltage Range VCO Section: | | | | | As Fixed Oscillator | 3 | 18 | 1 ' | | Phased-Lock-Loop Operation | 5 | 18 | l v | | Supply-Voltage Range Phase Comparator Section: | | | 1 | | Comparators | 3 | 18 | | | VCO Operation | 5 | . 18 | | #### **DESIGN INFORMATION** This information is a guide for approximating the values of external components for the CD4046B in a Phase-Locked-Loop system. The selected external components must be within the following ranges: $5~\text{k}\Omega \leqslant \text{R1, R2, R}_{\text{S}} \leqslant 1~\text{M}\Omega$ C1 $\geqslant$ 100 pF at $\text{V}_{\text{DD}} \geqslant 5~\text{V};$ C1 $\geqslant$ 50 pF at $\text{V}_{\text{DD}} \geqslant$ 10 V | Characteristics | Phase<br>Comparator<br>Used | Design Inf | ormation | | | | | | | |----------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | VCO Frequency | 1 | VCO WITHOUT OFFSET R2 = ∞ MAX To To To To To To To VCO INPUT VOLTAGE | VCO WITH OFFSET | | | | | | | | For No Signal Input | 1 2 | Same as for No.1 VCO will adjust to center frequency, fo VCO will adjust to lowest operating frequency, f | | | | | | | | | Frequency Lock<br>Range, 2 f | 1 | 2 fL = full VCO frequency r.<br>2 fL = fmax-fmin | | | | | | | | | Frequency Capture Range, 2 f <sub>C</sub> | 2 | Same as for No.1 | (1), (2)<br>$2 f_{\mathbb{C}} \approx \frac{1}{\pi} \sqrt{\frac{2\pi f_{\mathbb{L}}}{\sigma 1}}$ | | | | | | | | Loop Filter<br>Component<br>Selection | 1 | IN N3 OUT | For 2 f <sub>C</sub> , see Ref. (2) | | | | | | | | | 2 | $f_C = f_L$ | | | | | | | | | Phase Angle Between<br>Signal and Comparator | 1 | $90^{\rm O}$ at center frequency (fo) and $180^{\rm O}$ at ends of lock ran | approximating 0 <sup>0</sup><br>ge (2 ft) | | | | | | | | | 2 | Always 0° in lock | | | | | | | | | Locks On Harmonic of<br>Center Frequency | . 1 | Yes | S·. | | | | | | | | Signal Input | 1 | No<br>High | | | | | | | | | Noise Rejection | - 2 | High<br>Low | | | | | | | | For further information, see - (1) F. Gardner, "Phase-Lock Techniques" John Wiley and Sons, New York, 1966 - (2) G. S. Moschytz, "Miniaturized RC Filters Using Phase-Locked Loop", BSTJ, May, 1965. I supplies the averaged voltage to the VCO input, and causes the VCO to oscillate at the center frequency ( $f_0$ ). The frequency range of input signals on which the PLL will lock if it was initially out of lock is defined as the frequency capture range (2f<sub>C</sub>). The frequency range of input signals on which the loop will stay locked if it was initially in lock is defined as the frequency lock range ( $2f_L$ ). The capture range is $\leq$ the lock range. With phase comparator I the range of frequencies over which the PLL can acquire lock (capture range) is dependent on the low-pass-filter characteristics, and can be made as large as the lock range. Phase-comparator I enables a PLL system to remain in lock in spite of high amounts of noise in the input signal. One characteristic of this type of phase comparator is that it may lock onto input frequencies that are close to harmonics of the VCO center-frequency. A second characteristic is that the phase angle between the signal and the comparator input varies between $0^{\rm O}$ and $180^{\rm O}$ , and is $90^{\rm O}$ at the center frequency. Fig. 2 shows the typical, triangular, phase-to-output response characteristic of phase-comparator I. Typical waveforms for a CMOS phase-locked-loop employing phase comparator I in locked condition of $f_{\rm O}$ is shown in Fig. 3. Fig.2 - Phase-comparator I characteristics at low-pass filter output. Fig. 3—Typical waveforms for CMOS phase-locked loop employing phase comparator in locked condition of f<sub>0</sub>. Phase-comparator II is an edge-controlled digital memory network. It consists of four flip-flop stages, control gating, and a three-state output circuit comprising p- and n-type drivers having a common output node. When the p-MOS or n-MOS drivers are ON they pull the output up to VDD or down to VSS, respectively. This type of phase comparator acts only on the positive edges of the signal and comparator inputs. The duty cycles of the signal and comparator inputs are not important since positive transitions | CHARAC-<br>TERISTIC | CONI | OITIO | NS | LIMI | LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | | |----------------------------------------------------|-----------------------|-----------------|-----------------|-------------|---------------------------------------|-------------|----------|----------------|-------------------|----------------|--------|--| | • | ν <sub>ο</sub><br>(γ) | V <sub>IN</sub> | V <sub>DD</sub> | -55 | -40 | +85 | +125 | Min. | +25<br>Typ. | Mex. | T<br>S | | | VCO Section | | (4) | 147 | | | 100 | 7120 | IVMII. | Typ. | WEX. | _ | | | | 0.4 | 0,5 | 5 | 0.64 | 0.61 | 0.42 | 0.26 | 0.51 | 4 | r | γ- | | | Output Low<br>(Sink) Current | 0.5 | 0,3 | 10 | 0.64<br>1.6 | 0.61<br>1.5 | 0.42<br>1.1 | 0.36 | 0.51<br>1.3 | 2.6 | <del> </del> - | ł | | | IOL Min. | 1.5 | 0.15 | 15 | 4.2 | 4 | 2.8 | 2.4 | 3.4 | 6.8 | <del>-</del> | l | | | Output High | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1 | <u> </u> | ١,, | | | (Source) | 2.5 | 0,5 | 5 | -2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | $\vdash$ | l''' | | | Current, | 9.5 | 0,10 | 10 | -1.6 | -1.5 | -1.1 | -0.9 | -1.3 | -2.6 | | ı | | | OH Min. | 13.5 | 0.15 | 15 | -4.2 | -4 | -2.8 | -2.4 | -3.4 | -6.8 | <del> </del> | 1 | | | Output Voltage: | Term. 4 | 0.5 | 5 | | 0. | .05 | <u> </u> | _ | 0 | 0.05 | t | | | Low-Level, | driving | 0,10 | 10 | | | .05 | | | 0 | 0.05 | 1 | | | VOL Max. | смоѕ | 0.15 | 15 | | | .05 | - | - | 0 | 0.05 | ľ | | | Output | 1 | 0,5 | 5 | | 4. | .95 | | 4.95 | 5 | _ | ľ | | | Voltage: | e.g. | 0,10 | 10 | | 9 | 95 | | 9.95 | 10 | _ | 1 | | | High-Level,<br>VOH Min. | Term.3 | 0,15 | 15 | | 14. | 14.95 | 15 | - | 1 | | | | | Input Current<br>I <sub>IN</sub> Max. | _ | 0,18 | 18 | ±0.1 | ±0.1 | ±1 | ±1 | _ | ±10 <sup>—5</sup> | ±0.1 | μ | | | Phase Comparator S | ection | | | | | <del></del> | • | • | | | _ | | | Total Device | I – | 0,5 | 5 | r | | 0.2 | | - | 0.1 | 0.2 | Г | | | Current, IDD Max. | _ | 0,10 | 10 | | | 1 | | - | 0.5 | 1 | 1,, | | | Term. 14 open, | _ | 0,15 | 15 | 1.5 | | | | _ | 0.75 | 1.5 | ľ | | | Term. 5 = V <sub>DD</sub> | _ | 0,20 | 20 | | | 4 2 | | _ | 2 | 4 | 1 | | | | _ | 0,5 | 5 | | . = | 20 | - | 10 | 20 | | | | | Term. 14 = V <sub>SS</sub> | _ | 0,10 | 10 | | | 40 | - | - | 20 | 40 | ۱, | | | or V <sub>DD</sub> , Term. 5 | _ : | 0,15 | 15 | | | 80 | | | 40 | 80 | ľ | | | = V <sub>DD</sub> | _ | 0,20 | 20 | | | 160 | | _ | 80 | 160 | 1 | | | Output Low | 0.4 | 0,5 | 5 | 0.64 | 0.61 | 0.42 | 0.36 | 0.51 | 1 | _ | Γ | | | (Sink) Current | 0.5 | 0,10 | 10 | 1.6 | 1.5 | 1.1 | 0.9 | 1.3 | 2.6 | | 1 | | | IOL Min. | 1.5 | 0,15 | 15 | 4.2 | 4 | 2.8 | 2.4 | 3.4 | 6.8 | - | 1 | | | Output High | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1 | _ | ľ | | | (Source) | 2.5 | 0,5 | 5 | -2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | - | 1 | | | Current | 9.5 | 0,10 | 10 | -1.6 | -1.5 | -1.1 | -0.9 | -1.3 | -2.6 | - | 1 | | | I <sub>OH</sub> Min. | 13.5 | 0,15 | 15 | -4.2 | -4 | -2.8 | -2.4 | -3.4 | -6.8 | _ | 1 | | | DC-Coupled<br>Signal Input and<br>Comparator Input | 0545 | | _ | | | 4.5 | | | | 1.5 | | | | Voltage Sensitivity | 0.5,4.5 | | 5 | - | | 1.5 | | <del>-</del> - | <del>-</del> - | 1.5 | 1 | | | Low Level VIL Max. | 1,9<br>1.5,13.5 | <del>-</del> | 10<br>15 | | | 4 | 1 | <del>-</del> | | <del></del> | V | | | High Level | 0.5,4.5 | _ | 5 | | <u> </u> | 3.5 | | 3.5 | _ | _ | 1 | | | V <sub>IH</sub> Min. | 1,9 | - | 10 | · | | 7 | | 7 | <del> -</del> | <del> -</del> | 1 | | | | 1.5,13.5 | | 15 | | t | 11 | | 11 | _ | | 1 | | control the PLL system utilizing this type of comparator. If the signal-input frequency is higher than the comparator-input frequency, the p-type output griver is maintained ON most of the time, and both the n and p drivers OFF (3 state) the remainder of the time. If the signal-input frequency is lower than the comparator-input frequency, the n-type output driver is maintained ON most of the time, and both the n and p drivers OFF (3 state) the remainder of the time. If the signal- and comparator- input frequencies are the same, but the signal input lags the comparator input in phase, the n-type output driver is maintained ON for a time corresponding to the phase difference. If the signal- and comparator-input frequencies are the same, but #### STATIC ELECTRICAL CHARACTERISTICS | CHARAC-<br>TERISTIC | CO | NDITIO | NS | LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | | |------------------------------------------|----------------|---------|-----|---------------------------------------|------------|------|------|------|-------------------|------|----| | | V <sub>O</sub> | VIN | VDD | | <b>–40</b> | +85 | | | s | | | | | | (V) | (V) | | | | +125 | Min. | Тур. | Max. | ] | | Phase Comparator | Section | (cont'd | ) | | | | | | | | - | | Input Current IJN Max. (except Term.14) | ı | 0,18 | 18 | ±0.1 | ±0,1 | ±1 | ±1 | | ±10 <sup>-5</sup> | ±0.1 | μΑ | | 3-State Leakage<br>Current,<br>IOUT Max. | 0,18 | 0,18 | 18 | ±0.1 | ±0.1 | ±0.2 | ±0.2 | | ±10 <sup>-5</sup> | ±0.1 | μА | <sup>\*</sup>Limit determined by minimum feasible leakage current measurement for automatic testing. ELECTRICAL CHARACTERISTICS at TA = 25°C | CHARAG- | | | | | LIMITS | · : | | | | |-------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------|-----------------|--------|--------------------------|--------------|-------|--|--| | TERISTIC | TEST | CONDITIONS | V <sub>DD</sub> | - | LL TYP | E8 | UNITS | | | | 4, 11 | l | | (v) | Min. | Typ. | Max. | | | | | VCO Section | | <u> </u> | | | | | | | | | Operating Power | f <sub>o</sub> = 10 kHz | $R_1 = 1 M\Omega$ | 5 | _ | 70 | 140 | | | | | Dissipation, P <sub>D</sub> | R <sub>2</sub> = ∞ | $VCO_{IN} = \frac{V_{DD}}{2}$ | 10<br>15 | 1 - 1 | 800<br>3000 | 1600<br>6000 | μW | | | | Maximum | C <sub>1</sub> =50 pF | | 5 | 0.3 | 0.6 | _ | | | | | Operating | R <sub>2</sub> = ∞ | $R_1 = 10 k\Omega$ | 10 | 0.6 | 1.2 | . – | | | | | Frequency f <sub>max</sub> | ACO <sup>IM</sup> =ADD | | 15 | 0.8 | 1.6 | | MHz | | | | | C <sub>1</sub> = 50 pF | | 5 | 0.5 | 0.8 | - | | | | | | R <sub>2</sub> = ∞ | $R_1 = 5 k\Omega$ | 10 | 1 | 1.4 | | | | | | <u>*</u> | vco <sub>IN</sub> =v <sub>DD</sub> | | 15 | 1.4 | 2.4 | | | | | | Center Frequency<br>(f <sub>O</sub> ) and Frequency<br>Range<br>(f <sub>max</sub> —f <sub>min</sub> ) | | Programmable with external components R1, R2, and C1 See Design Information | | | | | | | | | | VCO <sub>IN</sub> = 2.5 V | $\pm$ 0.3V, R <sub>1</sub> =10 k $\Omega$ | 5 | - | 1.7 | | | | | | | =5 V ± | | | _ | 0.5 | | | | | | Linearity | | $2.5 \text{ V}, =400 \text{ k}\Omega$ | 10 | | 4 | | % | | | | | | $\pm 1.5 \text{ V}, = 100 \text{ k}\Omega$ | | | 0.5 | . — | | | | | | = 7.5 V | $\pm 5 \text{ V}, = 1 \text{ M}\Omega$ | 15 | | 7 | | | | | | Temperature – Frequency Stability: No Frequency Offset fMIN = 0 | | | 5<br>10<br>15 | -<br>- | ±0.12<br>±0.04<br>±0.015 | | 4 - | | | | Frequency Offset fMIN ≠ 0 | | | 5<br>10<br>15 | - | ±0.09<br>±0.07<br>±0.03 | -<br>-<br>- | %/°C | | | | Output Duty<br>Cycle | | | 5,10,15 | _ | 50 | | - % | | | | Output Transition Times, | | | 5<br>10 | | 100<br>50 | 200<br>100 | ns | | | | tTHL, tTLH | L | <del> </del> | 15 | _ | 40 | 80 | | | | the comparator input lags the signal in phase, the p-type output driver is maintained ON for a time corresponding to the phase difference. Subsequently, the capacitor voltage of the low-pass filter connected to this phase comparator is adjusted until the signal and comparator inputs are equal in both phase and frequency. At this stable point both pand n-type output drivers remain OFF and thus the phase comparator output becomes an open circuit and holds the voltage on the capacitor of the low-pass filter constant. Moreover the signal at the "phase pulses" output is a high level which can be used for indicating a locked condition. Thus, for phase comparator II, no phase difference exists between signal and comparator input over the full VCO frequency range. Moreover, the power dissipation due to the lowpass filter is reduced when this type of phase comparator is used because both the p- and n-type output drivers are OFF for most of the signal input cycle. It should be noted that the PLL lock range for this type of phase comparator is equal to the capture range. independent of the low-pass filter. With no signal present at the signal input, the VCO is adjusted to its lowest frequency for phase comparator II. Fig. 10 shows typical waveforms for a CMOS PLL employing phase comparator II in a locked condition. Fig. 4 - Typical center frequency as a function of C1 and R1 at V<sub>DD</sub> = 5 V, 10 V, and 15 V. Fig. 5 — Center frequency as a function of C1 and R1 for ambient temperatures of -55°C to 125°C. ELECTRICAL CHARACTERISTICS at TA = 25°C | CHARAC- | | | l . | | LIMITS | | | |----------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------|---------------|-----------------|-------------------|--------------------|--------| | TERISTIC | TES | T CONDITIONS | VDD | | LL TYP | | UNITS | | VCO Section (cont | <u> </u> | | (V) | Min. | Тур. | Max. | | | | <u> </u> | | <del></del> | | | | | | Source-Follower Output (Demodulated Output): Offset Voltage VCOIN-VDEM | RS | > 10 kΩ | 5<br>10<br>15 | - | 1.8<br>1.8<br>1.8 | 2.5<br>2.5<br>2.5 | ·<br>V | | Linearity | R <sub>S</sub> =100 kΩ<br>= 300 kΩ<br>=500 kΩ | VCO <sub>IN</sub> = 2.5±0.3 V<br>= 5±2.5 V<br>= 7.5± 5 V | 5<br>10<br>15 | <del>-</del> | 0.3<br>0.7<br>0.9 | -<br>- | % | | Zener Diode<br>Voltage (V <sub>z</sub> ) | IZ | = 50 μΑ | | 4.45 | 5.5 | 6.15 | v | | Zener Dynamic<br>Resistance, R <sub>z</sub> | l <sub>2</sub> | = 1 mA | | _ | 40 | | Ω | | Phase Comparator S | ection | | | | | | | | Term. 14 (SIGNAL<br>IN) Input<br>Resistance R <sub>14</sub> | | | 5<br>10<br>15 | 1<br>0.2<br>0.1 | 2<br>0.4<br>0.2 | -<br>-<br>- | МΩ | | AC Coupled Signal Input Voltage Sensitivity* (peakto-peak) | | = 100 kHz,<br>wave | 5<br>10<br>15 | -<br>-<br>- | 180<br>330<br>900 | 360<br>660<br>1800 | mV | | Propagation Delay<br>Times, Terms. 14<br>to 1: High to<br>Low Level, tpHL | | | 5<br>10<br>15 | -<br>-<br>- | 225<br>100<br>65 | 450<br>200<br>130 | ns | | Low to High<br>Level, tpLH | | | 5<br>10<br>15 | -<br>-<br>- | 350<br>150<br>100 | 700<br>300<br>200 | ns | | 3-State Propagation<br>Delay Times,<br>Terms. 3 to 13:<br>High Level to<br>High Impedance,<br>tPHZ | | | 5<br>10<br>15 | - | 225<br>100<br>95 | 450<br>200<br>190 | ns | | Terms. 14 to 13:<br>Low Level to<br>High Impedance,<br>tpLZ | | | 5<br>10<br>15 | -<br>-<br>- | 285<br>130<br>95 | 570<br>260<br>190 | ns | | Input Rise or Fall<br>Times, t <sub>r</sub> , t <sub>f</sub><br>Comparator<br>Input, Term. 3 | See Fig. 5 fo | 5<br>10<br>15 | <br> -<br> - | _<br>_<br>_ | 50<br>1<br>0.3 | μs | | | Signal Input,<br>Term. 14 | | | 5<br>10<br>15 | _<br>_<br>_ | -<br>-<br>- | 500<br>20<br>2.5 | μs | | Output Transition Times, t <sub>THL</sub> , t <sub>TL</sub> | 1 | | 5<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | ns | <sup>\*</sup> For sine wave, the frequency must be greater than 10 kHz for Phase Comparator II. Fig. 6 — Typical frequency offset as a function of C1 and R2 for $V_{DD}$ = 5 V, 10 V, and 15 V. Fig. 7 — Frequency offset as a function of C1 and R2 for embient temperetures of -55°C to 125°C. Fig. 8 — Typical f<sub>MAX</sub>/f<sub>MIN</sub> as a function of R2/R1. Fig. 9 — Typical VCO power dissipation at center frequency as a function of R1. Fig. 10 - Typical waveforms for COS/MOS phase-locked loop employing phase comparator II in locked condition. Fig. 11 — Phase comparator II output loading circuit. Fig. 13 – Typical source follower power dissipation as a function of Rs. Fig. 14 — AC-coupled signal input voltage as a function of signal input frequency. 92CM-36467 Dimensions and pad layout for CD4046BH. Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$ inch). Fig. 12 – Typical VCO power dissipation at f<sub>MIN</sub> as a function of R2. Fig. 15 — Typical VCO linearity as a function of R1 and C1 at V<sub>DD</sub> = 10 V. Fig. 16 – Typical VCO linearity as a function of R1 and C1 at $V_{DD}$ = 15 V. 25-Sep-2013 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-----------------------------------|---------| | 5962-9466401MEA | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-9466401ME<br>A<br>CD4046BF3A | Samples | | CD4046BE | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -55 to 125 | CD4046BE | Samples | | CD4046BEE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | -55 to 125 | CD4046BE | Samples | | CD4046BF | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | CD4046BF | Samples | | CD4046BF3A | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-9466401ME<br>A<br>CD4046BF3A | Samples | | CD4046BNSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4046B | Samples | | CD4046BNSRE4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4046B | Samples | | CD4046BNSRG4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD4046B | Samples | | CD4046BPW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM046B | Samples | | CD4046BPWE4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM046B | Samples | | CD4046BPWG4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM046B | Samples | | CD4046BPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM046B | Samples | | CD4046BPWRE4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM046B | Samples | | CD4046BPWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM046B | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. #### PACKAGE OPTION ADDENDUM 25-Sep-2013 **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD4046B, CD4046B-MIL: Catalog: CD4046B Military: CD4046B-MIL NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications ## PACKAGE MATERIALS INFORMATION 14-Jul-2012 www.ti.com #### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** #### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD4046BNSR | SO | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | CD4046BPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 14-Jul-2012 #### \*All dimensions are nominal | Device | Package Type | Type Package Drawing | | SPQ | Length (mm) | Width (mm) | Height (mm) | | |------------|--------------|----------------------|----|------|-------------|------------|-------------|--| | CD4046BNSR | SO | NS | 16 | 2000 | 367.0 | 367.0 | 38.0 | | | CD4046BPWR | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 | | #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. ## N (R-PDIP-T\*\*) ### PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. PW (R-PDSO-G16) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## PW (R-PDSO-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) ## 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.